

(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



| <b>Course Name:</b>  |   | Digital Design Laboratory | Semester:    | III         |  |
|----------------------|---|---------------------------|--------------|-------------|--|
| Date of              |   | 24/07/2025                | Batch No:    | B2          |  |
| Performance:         |   | 24/07/2025                | Daten No:    |             |  |
| <b>Faculty Name:</b> |   | Ms. Poonam Bhogle         | Roll No:     | 16010124107 |  |
| Faculty Sign         | & |                           | Grade/Marks: | 31/07/25    |  |
| Date:                |   |                           | Graue/Marks: | 31/07/23    |  |

# **Experiment No: 2**

**Title: Binary Adders and Subtractors** 

| Aim and Objective of the Experiment:                                |
|---------------------------------------------------------------------|
| To implement half and full adder–subtractor using gates and IC 7483 |

### COs to be achieved:

**CO2**: Use different minimization techniques and solve combinational circuits.

| Tools used:  |  |
|--------------|--|
| Trainer kits |  |

### Theory:

**Adder:** The addition of two binary digits is the most basic operation performed by the digital computer. There are two types of adder:

- Half adder
- Full adder

**Half Adder:** Half adder is a combinational logic circuit with two inputs and two outputs. It is the basic building block for the addition of two single-bit numbers.

**Full adder:** A half adder has a provision not to add a carry coming from the lower order bits when multi-bit addition is performed. for this purpose, a third input terminal is added and this circuit is to add A, B, and C where A and B are the nth order bits of the number A and B respectively and C is the carry generated from the addition of (n-1) order bits. This circuit is referred to as full adder. **Subtractor:** Subtraction of two binary digits is one of the most basic operations performed by digital computer .there are two types of subtractors:

Semester: III

• Half subtractor

| Acad | lemic | Year: | 2025-26 |
|------|-------|-------|---------|
| Roll | No:   |       |         |



(A Constituent College of Somaiya Vidyavihar University)

### **Department of Computer Engineering**



Full subtractor

**Half subtractor:** Logic circuit for the subtraction of B from A where A,B are 1 bit numbers is referred to as half subtract or .the subtract or process has two input and difference and borrow are the two outputs.

**Full subtractor:** As in the case of the addition using logic gates, a full subtractor is made by combining two half-sub tractors and an additional OR-gate. A full subtractor has the borrow in capability (denoted as  $BOR_{IN}$ ) and so allows cascading which results in the possibility of multi-bit subtraction.

### IC 7483

For subtraction of one binary number from another, we do so by adding 2's complement of the former to the latter number using a full adder circuit.

IC 7483 is a 16 pin, 4-bit full adder. This IC has a provision to add the carry output to transfer and end around carry output using Co and C4 respectively.

**2's complement:** 2's complement of any binary no. can be obtained by adding 1 in 1's complement of that no.

e.g. 2's complement of 
$$+(10)_{10} = 1010$$
is

1C of 01  
1010 01  

$$+$$
 1  
 $-(10)_{10}$  01  
10

In 2's complement subtraction using IC 7483, we are representing negative number in 2's complement form and then adding it with 1<sup>st</sup> number.

Semester: III

# **Implementation Details: Half Adder Block Diagram**

Academic Year: 2025-26 Roll No:



K. J. Somaiya School of Engineering, Mumbai-77 (A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





Semester: III



(A Constituent College of Somaiya Vidyavihar University)

# **Department of Computer Engineering**







# Full Adder Block Diagram



### **Full Adder Circuit**



**Truth Table for Full Adder** 

Semester: III



K. J. Somaiya School of Engineering, Mumbai-77 (A Constituent College of Somaiya Vidyavihar University)





| Α | В | Cin | Sum (S) | Cout |
|---|---|-----|---------|------|
| 0 | 0 | 0   | 0       | 0    |
| 0 | 0 | 1   | 1       | 0    |
| 0 | 1 | 0   | 1       | 0    |
| 0 | 1 | :1  | 0       | 1    |
| 1 | 0 | 0   | 1       | 0    |
| 1 | 0 | 1   | 0       | 1    |
| 1 | 1 | 0   | 0       | 1    |
| 1 | 1 | 1   | 1       | 1    |

# From the truth table (with steps):

| Fu | Full Adder Truth Table |     |      |     |  |  |  |  |  |
|----|------------------------|-----|------|-----|--|--|--|--|--|
| A  | В                      | Cin | Cout | Sum |  |  |  |  |  |
| 0  | 0                      | 0   | 0    | 0   |  |  |  |  |  |
| 1  | 0                      | 0   | 0    | 1   |  |  |  |  |  |
| 0  | 1                      | 0   | 0    | 1   |  |  |  |  |  |
| 1  | 1                      | 0   | 1    | 0   |  |  |  |  |  |
| 0  | 0                      | 1   | 0    | 1   |  |  |  |  |  |
| 1  | 0                      | 1   | 1    | 0   |  |  |  |  |  |
| 0  | 1                      | 1   | 1    | 0   |  |  |  |  |  |
| 1  | 1                      | 1   | 1    | 1   |  |  |  |  |  |

VHDL Code Full adder Circuit



Semester: III

# Half Subtractor Block Diagram



**Half Subtractor Circuit** 

Roll No:



(A Constituent College of Somaiya Vidyavihar University)







### **Truth Table for Half Subtractor**

| A | В | DIFFERENC<br>E(D) | BORROW(Bo) |
|---|---|-------------------|------------|
| 0 | 0 | 0                 | 0          |
| 0 | 1 | 1                 | 1          |
| 1 | 0 | 1                 | 0          |
| 1 | 1 | 0                 | 0          |

# From the truth table (with steps):



Semester: III

**Full Subtractor Block Diagram** 

Digital Design Laboratory

Academic Year: 2025-26

Roll No:



K. J. Somaiya School of Engineering, Mumbai-77 (A Constituent College of Somaiya Vidyavihar University)







### **Full Subtractor Circuit**



### **Truth Table for Full subtractor**

| A | В | B <sub>IN</sub> | D | BOR <sub>OUT</sub> |
|---|---|-----------------|---|--------------------|
| 0 | 0 | 0               | 0 | 0                  |
| 0 | 0 | 1               | 1 | 1                  |
| 0 | 1 | 0               | 1 | 1                  |
| 0 | 1 | 1               | 0 | 1                  |
| 1 | 0 | 0               | 1 | 0                  |
| 1 | 0 | 1               | 0 | 0                  |
| 1 | 1 | 0               | 0 | 0                  |
| 1 | 1 | 1               | 1 | 1                  |

# From the truth table (with steps):

Academic Year: 2025-26

Semester: III

Roll No:\_\_\_\_









Differenc = A'B'Bin + A'BBin + AB'Bin + ABBin Borrow out= A'B + A'Bin + BBin

| Input |   |     |                |        |         |                |        |         | Out       | put |         |
|-------|---|-----|----------------|--------|---------|----------------|--------|---------|-----------|-----|---------|
| A     | В | Bin | <b>A</b> ⊕ B = | ~A = E | E.B = F | <b>Bin</b> ⊕ C | ~C = F | F.Bin = | F + H = I | D   | Borrout |
|       |   |     | С              |        |         | = G            |        | н       |           |     |         |
| 0     | 0 | 0   | 0              | 1      | 0       | 0              | 1      | 0       | 1         | 0   | 0       |
| 0     | 0 | 1   | 0              | 1      | 0       | 1              | 1      | 1       | 1         | 1   | 1       |
| 0     | 1 | 0   | 1              | 1      | 1       | 1              | 0      | 0       | 0         | 1   | 1       |
| 0     | 1 | 1   | 1              | 1      | 1       | 0              | 0      | 0       | 0         | 0   | 1       |
| 1     | 0 | 0   | 1              | 0      | 0       | 1              | 0      | 0       | 0         | 1   | 0       |
| 1     | 0 | 1   | 1              | 0      | 0       | 0              | 0      | 0       | 0         | 0   | 0       |
| 1     | 1 | 0   | 0              | 0      | 0       | 0              | 1      | 0       | 1         | 0   | 0       |
| 1     | 1 | 1   | 0              | 0      | 0       | 1              | 1      | 1       | 1         | 1   | 1       |

Semester: III

# **Example:**

1) 
$$710-210 = 510$$

7 0111
2 0010
1'C of 2

1101
+ 1
2'C of 2

1110

0111 + 1110 1
0101

Pin Diagram IC7483

Roll No:\_\_\_\_\_



(A Constituent College of Somaiya Vidyavihar University)

# **Department of Computer Engineering**





Semester: III

Digital Design Laboratory

Academic Year: 2025-26

Roll No:\_\_\_\_



(A Constituent College of Somaiya Vidyavihar University)

### **Department of Computer Engineering**





### **Implementation Details**

### **Procedure:**

- 1) Locate the IC 7483 and 4-not gates block on the trainer kit.
- 2) Connect 1<sup>st</sup> input no. to A4-A1 input slot and 2<sup>nd</sup> (negative) no. to B4-B1 through 4-not gates (1C of 2<sup>nd</sup> no.)
- 3) Connect high input to Co so that it will get added with 1C of 2<sup>nd</sup> no. to get 2C.
- 4) Connect 4-bit output to the output indicators.
- 5) Switch ON the power supply and monitor the output for various input combinations.

Semester: III

### Post Lab Subjective/Objective type Questions:

1. Design a full adder using two half adders.



2. Perform the following Binary subtraction with the help of appropriate ICs:

Academic Year: 2025-26 Roll No:



(A Constituent College of Somaiya Vidyavihar University)

# **Department of Computer Engineering**







(A Constituent College of Somaiya Vidyavihar University)







### **Conclusion:**

The experiment successfully demonstrated the working of half and full adders and subtractors using basic logic gates and IC 7483. It reinforced the concept of binary arithmetic and 2's complement subtraction. Practical implementation helped understand circuit design and operation of combinational logic used in digital systems.

Semester: III

**Signature of faculty in-charge with Date:** 

Academic Year: 2025-26 Roll No: